# ESP32-C3 Series SoC

## Errata

#### Introduction

This document describes known errata in ESP32-C3 series of SoCs.



## **Contents**

| Ch  | ip Id  | entification                                                                          | 3  |
|-----|--------|---------------------------------------------------------------------------------------|----|
| 1   | Chip   | Revision                                                                              | 3  |
| 2   | Additi | onal Methods                                                                          | 5  |
| Eri | ata [  | Description                                                                           | 7  |
| 3   | SAR A  | ADC                                                                                   | 7  |
|     | 3.1    | The Digital Controller of SAR ADC2 cannot work                                        | 7  |
|     | 3.2    | SAR ADC Cannot Sample Sufficient Data in DMA Continuous Conversion Mode after Restart | 7  |
| Re  | lated  | Documentation and Resources                                                           | 9  |
| Re  | visio  | n History                                                                             | 1C |

## **Chip Identification**

#### Note:

Check the link or the QR code to make sure that you use the latest version of this document: https://espressif.com/sites/default/files/documentation/esp32-c3\_errata\_en.pdf



### 1 Chip Revision

Espressif is introducing vM.X numbering scheme to indicate chip revisions.

- **M** Major number, indicating the major revision of the chip product. If this number changes, it means the software used for the previous version of the product is incompatible with the new product, and the software version shall be upgraded for the use of the new product.
- **X** Minor number, indicating the minor revision of the chip product. If this number changes, it means the software used for the previous version of the product is compatible with the new product, and there is no need to upgrade the software.

The vM.X scheme replaces previously used chip revision schemes, including ECOx numbers, Vxxx, and other formats if any.

The chip revision is identified by:

• eFuse field EFUSE\_RD\_MAC\_SPI\_SYS\_5\_REG[25:23] and EFUSE\_RD\_MAC\_SPI\_SYS\_3\_REG[20:18]

Chip Revision eFuse Bit v0.0 v0.1 v0.2 v0.3 v0.4 v1.1 EFUSE RD MAC SPI SYS 5 REG[25] 0 0 0 0 0 0 Major Number EFUSE\_RD\_MAC\_SPI\_SYS\_5\_REG[24] 0 0  $\bigcirc$ 0 0 1 EFUSE\_RD\_MAC\_SPI\_SYS\_5\_REG[23] 0 0 0  $\cap$  $\bigcirc$  $\bigcirc$ EFUSE\_RD\_MAC\_SPI\_SYS\_3\_REG[20] 0 1 0 0 0 0 Minor Number EFUSE\_RD\_MAC\_SPI\_SYS\_3\_REG[19] 0 0 1 0 1 0 1 EFUSE\_RD\_MAC\_SPI\_SYS\_3\_REG[18] 0 0 1 0 1

Table 1: Chip Revision Identification by eFuse Bits

• Main Die line in chip marking



Figure 1: Chip Marking Diagram

Table 2: Chip Revision Identification by Silk Print

| Chip Revision | Main Die  |
|---------------|-----------|
| v0.0          | XAXXXXXXX |
| v0.1          | XBXXXXXXX |
| v0.2          | XCXXXXXXX |
| v0.3          | XDXXXXXXX |
| v0.4          | XEXXXXXXX |
| V1.1          | XHXXXXXXX |

• Specification Identifier line in module marking



Figure 2: Module Marking Diagram

Table 3: Chip Revision Identification by Module Marking

| Chip Revision | Specification Identifier <sup>1</sup> |  |  |
|---------------|---------------------------------------|--|--|
| v0.0          | _                                     |  |  |
| v0.1          | _                                     |  |  |
| v0.2          | _                                     |  |  |
| v0.3          | XXXXXX                                |  |  |
| v0.4          | M4XXXX                                |  |  |
| V1.1          | -                                     |  |  |

<sup>1 –</sup> means modules with this chip revision are not mass produced.

#### Note:

- Information about ESP-IDF release that supports a specific chip revision is provided in <a href="Compatibility Between">Compatibility Between</a>
  <a href="ESP-IDF Releases">ESP-IDF Releases</a> and Revisions of Espressif SoCs.
- For more information about the chip revision upgrade and their identification of ESP32-C3 series products, please refer to ESP32-C3 Product/Process Change Notifications (PCN).
- For more information about the chip revision numbering scheme, see <a href="Compatibility Advisory for Chip Revision">Compatibility Advisory for Chip Revision</a> <a href="Numbering Scheme">Numbering Scheme</a>.

#### 2 Additional Methods

Some errors in the chip product don't need to be fixed at the silicon level, or in other words in a new chip revision.

In this case, the chip may be identified by **Date Code** in chip marking (see Figure 1). For more information, please refer to *Espressif Chip Packaging Information*.

Modules built around the chip may be identified by **PW Number** in product label (see Figure 3). For more information, please refer to *Espressif Module Packaging Information*.



Figure 3: Module Product Label

#### Note:

Please note that PW Number is only provided for reels packaged in aluminum moisture barrier bags (MBB).

## **Errata Description**

Table 4: Errata Summary

|                                          | Affected Revisions                                 |      |      |      |      |      |      |
|------------------------------------------|----------------------------------------------------|------|------|------|------|------|------|
| Category Description                     |                                                    | v0.0 | v0.1 | v0.2 | v0.3 | v0.4 | v1.1 |
| SAR ADC                                  | 3.1 The Digital Controller of SAR ADC2 cannot work | Υ    | Υ    | Υ    | Υ    | Υ    | Υ    |
| SAR ADG                                  | 3.2 SAR ADC Cannot Sample Sufficient Data in DMA   | >    | V    | V    | V    | V    | V    |
| Continuous Conversion Mode after Restart |                                                    | ĭ    | T    | Ĭ    | T    |      |      |

#### 3 SAR ADC

#### 3.1 The Digital Controller of SAR ADC2 cannot work

#### Description

The Digital Controller of SAR ADC2 may receive a false sampling enable signal. In such a case, the controller will enter an inoperative state.

#### Workarounds

It is suggested to use SAR ADC1.

#### Solution

No fix scheduled.

# 3.2 SAR ADC Cannot Sample Sufficient Data in DMA Continuous Conversion Mode after Restart

#### Description

In DMA continuous conversion mode, if the SAR ADC is stopped and then restarted, the internal hardware counter that counts ADC samples will not be automatically cleared, and there is no dedicated register to manually clear it.

Consequently, users might encounter scenarios such as:

- Garbled sampling results
- Samples fewer than the configured value

#### Workarounds

Before starting the ADC continuous conversion:

- 1. Reset the ADC by first setting and then clearing SYSTEM\_APB\_SARADC\_RST
- 2. Sequentially configure the 16-bit APB\_SARADC\_APB\_ADC\_EOF\_NUM field with all values ranging from the previously configured value down to 0, so as to clear the ADC sample counter

Note that this flow may take around 14 ms at most.

#### Solution

No fix scheduled.

### **Related Documentation and Resources**

#### **Related Documentation**

- ESP32-C3 Series Datasheet Specifications of the ESP32-C3 hardware.
- ESP32-C3 Technical Reference Manual Detailed information on how to use the ESP32-C3 memory and peripherals.
- ESP32-C3 Hardware Design Guidelines Guidelines on how to integrate the ESP32-C3 into your hardware prod-
- Certificates

https://espressif.com/en/support/documents/certificates

• ESP32-C3 Product/Process Change Notifications (PCN)

https://espressif.com/en/support/documents/pcns?keys=ESP32-C3

• ESP32-C3 Advisories – Information on security, bugs, compatibility, component reliability.

https://espressif.com/en/support/documents/advisories?keys=ESP32-C3

 Documentation Updates and Update Notification Subscription https://espressif.com/en/support/download/documents

#### **Developer Zone**

- ESP-IDF Programming Guide for ESP32-C3 Extensive documentation for the ESP-IDF development framework.
- ESP-IDF and other development frameworks on GitHub.

https://github.com/espressif

• ESP32 BBS Forum – Engineer-to-Engineer (E2E) Community for Espressif products where you can post questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

https://esp32.com/

• The ESP Journal - Best Practices, Articles, and Notes from Espressif folks.

https://blog.espressif.com/

• See the tabs SDKs and Demos, Apps, Tools, AT Firmware.

https://espressif.com/en/support/download/sdks-demos

#### **Products**

• ESP32-C3 Series SoCs – Browse through all ESP32-C3 SoCs.

https://espressif.com/en/products/socs?id=ESP32-C3

• ESP32-C3 Series Modules - Browse through all ESP32-C3-based modules.

https://espressif.com/en/products/modules?id=ESP32-C3

• ESP32-C3 Series DevKits – Browse through all ESP32-C3-based devkits.

https://espressif.com/en/products/devkits?id=ESP32-C3

• ESP Product Selector – Find an Espressif hardware product suitable for your needs by comparing or applying filters. https://products.espressif.com/#/product-selector?language=en

#### Contact Us

 See the tabs Sales Questions, Technical Enquiries, Circuit Schematic & PCB Design Review, Get Samples (Online stores), Become Our Supplier, Comments & Suggestions.

https://espressif.com/en/contact-us/sales-questions

## **Revision History**

| Date       | Version | Release Notes                                                                                                                                                                                                                                 |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2024-01-19 | V1.1    | <ul> <li>Added Section 3.2 SAR ADC Cannot Sample Sufficient Data in DMA Continuous Conversion Mode after Restart</li> <li>Added chip revision v1.1</li> <li>Added Chapter 2 Additional Methods</li> <li>Added a note under Table 4</li> </ul> |
| 2022-11-14 | V1.0    | First release                                                                                                                                                                                                                                 |



#### Disclaimer and Copyright Notice

Information in this document, including URL references, is subject to change without notice.

ALL THIRD PARTY'S INFORMATION IN THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES TO ITS AUTHENTICITY AND ACCURACY.

NO WARRANTY IS PROVIDED TO THIS DOCUMENT FOR ITS MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, NOR DOES ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein.

The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged.

Copyright © 2024 Espressif Systems (Shanghai) Co., Ltd. All rights reserved.